

**─**\

# SURFACE MOUNT SILICON UNI-DIRECTIONAL TRANSIENT VOLTAGE SUPPRESSOR



www.centralsemi.com

## **DESCRIPTION:**

The CENTRAL SEMICONDUCTOR CTLTVS12 is a low leakage, fast response TVS packaged in an ultra small, ultra low profile surface mount package. This device is designed to protect sensitive equipment against ESD damage.

**MARKING CODE: 0** 



## **APPLICATIONS:**

- PDAs
- Memory Card Ports
- Cellular Phones
- Instrumentation

## **FEATURES**:

- Ultra Small, Ultra Low Profile 0.3mm x 0.6mm x 0.3mm Leadless Surface Mount package
- Low Capacitance
- Low Leakage Current

| MAXIMUM RATINGS: (T <sub>A</sub> =25°C)            | SYMBOL                            |             | UNITS |
|----------------------------------------------------|-----------------------------------|-------------|-------|
| Peak Power Dissipation (8x20µs)                    | $P_{PK}$                          | 35          | W     |
| Electrical Fast Transient (IEC 61000-4-4) (5x50ns) | EFT                               | 40          | Α     |
| ESD Voltage (IEC 61000-4-2, Air)                   | $V_{ESD}$                         | 30          | kV    |
| ESD Voltage (IEC 61000-4-2, Contact)               | $V_{ESD}$                         | 30          | kV    |
| Operating and Storage Junction Temperature         | T <sub>J</sub> , T <sub>stq</sub> | -55 to +150 | °C    |

## ELECTRICAL CHARACTERISTICS: (TA=25°C) VF=1.0V MAX @ IF=10mA

| Maximum<br>Reverse<br>Stand-off<br>Voltage |          | eakdo<br>/oltage |          | Test<br>Current | Maximum<br>Reverse<br>Leakage<br>Current | Maximum Typical Clamping TLP Clamping Voltage (8x20µs) (Note 1) |       | Typical<br>Dynamic<br>Resistance<br>(Note 1) | Typical<br>Junction<br>Capacitance<br>@ 0V Bias | Typical<br>Junction<br>Capacitance<br>@ 9V Bias |     |     |
|--------------------------------------------|----------|------------------|----------|-----------------|------------------------------------------|-----------------------------------------------------------------|-------|----------------------------------------------|-------------------------------------------------|-------------------------------------------------|-----|-----|
| V <sub>RWM</sub>                           | VI       | BR @             | lΤ       | ΙΤ              | I <sub>R</sub> @ V <sub>RWM</sub>        | V <sub>C</sub> @                                                | ) IPP | V <sub>CL</sub> @ I <sub>PP</sub>            |                                                 | R <sub>DYN</sub>                                | CJ  | CJ  |
| V                                          | MIN<br>V | NOM<br>V         | MAX<br>V | mA              | μΑ                                       | ٧                                                               | Α     | v                                            | Α                                               | Ω                                               | pF  | pF  |
| 0.0                                        | 40       | 40               |          | F 0             | 4.0                                      | 40                                                              | 4.0   | 6.0                                          | 6.0                                             | 0.74                                            | 44  | 5.0 |
| 9.0 1                                      | 10       | 12   14          | 5.0      | 1.0             | 18                                       | 1.8                                                             | 11    | 13                                           | 0.71                                            | 14                                              | 5.0 |     |

Note 1: Transmission Line Pulse (TLP) conditions:  $Z_0$ =50 $\Omega$ , tp=100ns

## CTLTVS12

**─**\



# SURFACE MOUNT SILICON UNI-DIRECTIONAL TRANSIENT VOLTAGE SUPPRESSOR

#### TLM2D3D6 CASE - MECHANICAL OUTLINE





SIDE VIEW

R2



| DIMENSIONS          |       |       |             |      |  |  |
|---------------------|-------|-------|-------------|------|--|--|
|                     | INC   | HES   | MILLIMETERS |      |  |  |
| SYMBOL              | MIN   | MAX   | MIN         | MAX  |  |  |
| Α                   | 0.022 | 0.026 | 0.55        | 0.65 |  |  |
| В                   | 0.010 | 0.014 | 0.25        | 0.35 |  |  |
| С                   | 0.0   | 14    | 0.35        |      |  |  |
| D                   | 0.000 | 0.002 | 0.00        | 0.05 |  |  |
| E                   | 0.011 | 0.013 | 0.28        | 0.32 |  |  |
| F                   | 0.008 | 0.012 | 0.20        | 0.30 |  |  |
| G                   | 0.005 | 0.009 | 0.13        | 0.24 |  |  |
| TI MODODO (DEV. DO) |       |       |             |      |  |  |

TLM2D3D6 (REV: R2)

## LEAD CODE:

- 1) Cathode
- 2) Anode

MARKING CODE: O



**─**\



# SURFACE MOUNT SILICON UNI-DIRECTIONAL TRANSIENT VOLTAGE SUPPRESSOR

## TYPICAL ELECTRICAL CHARACTERISTICS











**─**\



# SURFACE MOUNT SILICON UNI-DIRECTIONAL TRANSIENT VOLTAGE SUPPRESSOR

## TYPICAL ELECTRICAL CHARACTERISTICS







#### **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**



#### PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- · Inventory bonding
- · Consolidated shipping options

- · Custom bar coding for shipments
- · Custom product packing

#### **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free guick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- · Custom electrical curves
- · Environmental regulation compliance
- · Customer specific screening
- · Up-screening capabilities

- Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- · Application and design sample kits
- Custom product and package development

#### REQUESTING PRODUCT PLATING

- 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD).
- 2. If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

#### **CONTACT US**

#### Corporate Headquarters & Customer Support Team

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA

Main Tel: (631) 435-1110 Main Fax: (631) 435-1824

Support Team Fax: (631) 435-3388

www.centralsemi.com

Worldwide Field Representatives: www.centralsemi.com/wwreps

**Worldwide Distributors:** 

www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <a href="https://www.centralsemi.com/terms">www.centralsemi.com/terms</a>

www.centralsemi.com (001)